SFr. 134.00
€ 144.72
BTC 0.0028
LTC 2.209
ETH 0.0553


bestellen

Artikel-Nr. 24114791


Diesen Artikel in meine
Wunschliste
Diesen Artikel
weiterempfehlen
Diesen Preis
beobachten

Weitersagen:



Autor(en): 
  • Maher Kayal
  • Jean-Michel Sallese
  • Pietro Buccella
  • Camillo Stefanucci
  • Parasitic Substrate Coupling in High Voltage Integrated Circuits: Minority and Majority Carriers Propagation in Semiconductor Substrate 
     

    (Buch)
    Dieser Artikel gilt, aufgrund seiner Grösse, beim Versand als 2 Artikel!


    Übersicht

    Auf mobile öffnen
     
    Lieferstatus:   i.d.R. innert 14-24 Tagen versandfertig
    Veröffentlichung:  März 2018  
    Genre:  Naturwissensch., Medizin, Technik 
    ISBN:  9783319743813 
    EAN-Code: 
    9783319743813 
    Verlag:  Springer International Publishing 
    Einband:  Gebunden  
    Sprache:  English  
    Serie:  Analog Circuits and Signal Processing  
    Dimensionen:  H 241 mm / B 160 mm / D 17 mm 
    Gewicht:  477 gr 
    Seiten:  204 
    Zus. Info:  HC runder Rücken kaschiert 
    Bewertung: Titel bewerten / Meinung schreiben
    Inhalt:
    This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools.

    The injection of majority and minority carriers in the substrate is a recurring problem in smart power ICs containing high voltage, high current switching devices besides sensitive control, protection and signal processing circuits.

    The injection of parasitic charges leads to the activation of substrate bipolar transistors. This book explores how these events can be evaluated for a wide range of circuit topologies. To this purpose, new generalized devices implemented in Verilog-A are used to model the substrate with standard circuit simulators. This approach was able to predict for the first time the activation of a latch-up in real circuits through post-layout SPICE simulation analysis.


    • Discusses substrate modeling and circuit-level simulation of parasitic bipolar device coupling effects in integrated circuits;
    • Includes circuit back-annotation of the parasitic lateral n-p-n and vertical p-n-p bipolar transistors in the substrate;
    • Uses Spice for simulation and characterization of parasitic bipolar transistors, latch-up of the parasitic p-n-p-n structure, and electrostatic discharge (ESD) protection devices;
    • Offers design guidelines to reduce couplings by adding specific test protections.
      



    Wird aktuell angeschaut...
     

    Zurück zur letzten Ansicht


    AGB | Datenschutzerklärung | Mein Konto | Impressum | Partnerprogramm
    Newsletter | 1Advd.ch RSS News-Feed Newsfeed | 1Advd.ch Facebook-Page Facebook | 1Advd.ch Twitter-Page Twitter
    Forbidden Planet AG © 1999-2024
    Alle Angaben ohne Gewähr
     
    SUCHEN

     
     Kategorien
    Im Sortiment stöbern
    Genres
    Hörbücher
    Aktionen
     Infos
    Mein Konto
    Warenkorb
    Meine Wunschliste
     Kundenservice
    Recherchedienst
    Fragen / AGB / Kontakt
    Partnerprogramm
    Impressum
    © by Forbidden Planet AG 1999-2024